# ARE YOU SMARTER THAN YOUR TESTBENCH? WITH A LITTLE WORK YOU CAN BE

RICH EDELMAN AND RAGHU ARDEISHAR — MENTOR A SIEMENS BUSINESS

Mentor®
A Siemens Business

UNCTIONAL VERIFICATION

 $\alpha$ 

9

 $\triangleleft$ 

0

 $\pm$ 

#### I. INTRODUCTION

Modern SystemVerilog [1] UVM [2] testbenches have grown to be large, complex systems in themselves. They can be equally as hard to debug as the underlying hardware being verified. By instrumenting your testbench in a few places with a few "hooks" your testbench will be more debuggable, more transparent, and easier to manage. This paper will illustrate a few such hooks – you can imagine many more. The basic philosophy is to keep the hooks as simple as possible – as few lines as possible.

### II. ARCHITECTURAL DECISIONS

The solutions presented in this paper require change – instrumentation. Either changing the testbench, the UVM source code or some combination. From this instrumentation an analysis database will be created which can answer questions like – "How many sequences are running on agentX?"

# Instrumenting the testbench

The testbench instrumentation will naturally require that the testbench be changed. Lines of code will change – for example from start\_item(t) to `S\_START\_ITEM(t). New lines may be added to track interesting places. Extra `uvm\_info() lines may be added.

#### Instrumenting the UVM

The UVM can be changed so that base classes get all the new functionality, and the testbench doesn't know anything has changed. The base classes can call into the analysis database. Changing the UVM is a convenient solution for the testbench creator – the UVM is changed one time, and all testbenches get the benefit automatically. The problem with this solution is that the UVM does change over time, and worse, some vendors provide custom UVM implementations. Changing the UVM also removes some of the debug transparency. When the testbench is changed to help improve debug, it is obvious what is being instrumented, and what it information will be available.

# Analysis Database

An analysis database is created which can answer questions. This analysis database will keep track of what's going on in the testbench. An implementation could create a database of all the handles – sequences and sequence\_items that are generated in the testbench. As simulation proceeds, analysis can be performed. The problem with this solution is that the database would be retaining handles to objects that could possibly have been garbage collected. The function of the garbage collector is beyond the scope of this paper, but it is not a good idea to change the way objects are garbage collected. It may cause debug situations to change from non-debug situations.

Another implementation could build a database which does not use handles, but rather uses information about the objects.

This solution – change the testbench, create a stand-alone analysis database, do not retain object handles

In the solution presented in this paper, there is no requirement to change the UVM, and there is no storing of handles. The testbench will be changed, and the analysis database will be built without holding on to any object handles.

The stand-alone database is created which represents the sequences and sequence\_items executions. For example, when a sequence is started, the sequence type\_name and instance name are put into a table for later type and name matching.

www.mentor.com 1

There are three kinds of instrumentation considered here. The first is simple `uvm\_info() instrumentation with recommendations on how to make sure it does not slow your simulation. The second is instrumentation to understand the "allocation pattern" of sequences and sequence items. The third is instrumentation to build a trail that specifies the various source code locations that a class handle - usually a sequence\_item - has occupied. This occupancy list is very handy to understand where a transaction has been and when it was there.

The solution is a small amount of SystemVerilog code with a few simple access routines spanning 5 files and 350 lines of code.

#### III. VERBOSE MODE

One easy solution to testbench visibility is print statements. Using \$display() is a common debug technique. `uvm\_info() is advertised as a smarter replacement. It is smarter in that it can be turned off – so it does less work when not needed. It helpfully prints the time and scope, along with a user defined message. But the catch is that even a turned off `uvm\_info() does too much work.

Many testbenches use UVM\_LOW `uvm\_info() messages for very important messages. These are messages that should almost never be turned off. UVM\_MEDIUM `uvm\_info() messages are for "normal" messages. They are informative, but not too verbose, and can easily be turned off. UVM\_HIGH `uvm\_info() messages are for very chatty, very verbose messages used in detailed debugging. These messages are off by default. They get turned on to do detailed debug. The example below shows a code snippet which uses the `uvm\_info() calls.

```
// `uvm info("INIT", "Hello World! (LOW)", UVM LOW)
       if (uvm report enabled(UVM LOW, UVM INFO, "INIT"))
11
         uvm report info ("INIT", "Hello World! (LOW)", UVM LOW, ` FILE , ` LINE );
12
13
       // `uvm info("INIT", "Hello World! (MEDIUM)", UVM MEDIUM)
14
       if (uvm_report_enabled(UVM_MEDIUM,UVM_INFO,"INIT"))
1.5
16
         uvm report info ("INIT", "Hello World! (MEDIUM)", UVM MEDIUM, ` FILE , ` LINE );
17
       // `uvm info("INIT", "Hello World! (HIGH)", UVM HIGH)
      if (uvm report_enabled(UVM_HIGH,UVM_INFO,"INIT"))
19
         uvm report info ("INIT", "Hello World! (HIGH)", UVM HIGH, ` FILE , ` LINE );
20
```

This code has had the macros expanded for readability for this paper. Each call to `uvm\_info() is a call to check for "applicability" [uvm\_report\_enabled()] and then a call to format and print the message [uvm\_report\_info()]. If a message is not applicable, then the call to format and print the message is never executed – that's the advertised savings. Many testbenches run in regression mode turn off UVM\_MEDIUM messages and above. The idea is that a regression will run faster if it is not printing so much information. That is absolutely true. But a turned off `uvm\_info() is still doing work. For example, a message like the message on lines 19 and 20 – a call the a UVM\_HIGH `uvm\_inf() still does a lot of work, despite being turned off.

There are two problems. The first problem is that the UVM\_HIGH applicability check takes roughly 17 'single-step' executions.

```
t.sv 19 Module top
                                    uvm report enabled
src/base/uvm globals.svh:118
src/base/uvm_root.svh:285
                                    uvm_pkg/uvm_root::get
src/base/uvm root.svh:290
                                    uvm pkg/uvm root::get
src/base/uvm_root.svh:291
                                    uvm_pkg/uvm_root::get
src/base/uvm globals.svh:119
                                    uvm report enabled
src/base/uvm_report_object.svh:464 uvm_pkg/uvm_report_object::uvm_report_enabled
src/base/uvm report object.svh:429 uvm pkg/uvm report object::get report verbosity level
src/base/uvm report handler.svh:285 uvm pkg/uvm report handler::get verbosity level
src/base/uvm_report_handler.svh:292 uvm_pkg/uvm_report_handler::get_verbosity_level
                                     uvm_pkg/uvm_pool::exists
src/base/uvm pool.svh:134
src/base/uvm pool.svh:135
                                    uvm pkg/uvm pool::exists
src/base/uvm_report_handler.svh:296 uvm_pkg/uvm_report_handler::get_verbosity_level
 src/base/uvm report handler.svh:298 uvm pkg/uvm report handler::get verbosity level
src/base/uvm_report_object.svh:430 uvm_pkg/uvm_report_object::get_report_verbosity_level
src/base/uvm report object.svh:466 uvm pkg/uvm report object::uvm report enabled
src/base/uvm report object.svh:469 uvm pkg/uvm report object::uvm report enabled
src/base/uvm_globals.svh:120
                                    uvm_report_enabled
```

This is code that executes just to not print anything. A UVM\_HIGH message is a noisy, chatty message – perhaps a message on every clock edge in a monitor or driver. This high frequency message is not printed normally, but the checking code is executed. A faster, smarter testbench could redefine `uvm\_info() for regression runs where UVM\_LOW is the normal verbosity. In the code below, if the VERBOSITY was UVM\_MEDIUM or UVM\_HIGH, just the simple "if (VERBOSITY == UVM LOW)" will be executed, instead of 17 single-step equivalents.

```
`define uvm_info(ID,MSG,VERBOSITY) \
  begin \
   if ( VERBOSITY == UVM_LOW ) \
     if (uvm_report_enabled(VERBOSITY,UVM_INFO,ID)) \
        uvm_report_info (ID, MSG, VERBOSITY, `uvm_file, `uvm_line); \
  end
```

The second problem is that the call to `uvm\_info() actually calls uvm\_report\_enabled() one more time. It is checking applicability twice. Once in the if() and once deep inside uvm\_report\_info() [uvm\_report\_server::report()].

So `uvm\_info() is the right way to instrument a testbench, but just be careful, and for regressions have a redefined `uvm\_info() that is very quiet.

Finally, if you are using UVM 1.2, at last count it was 23 'single-step executions' instead of the 17 for uvm-1.1d.

#### IV. ALLOCATION DEBUG – WHO MADE THAT?

Sometimes in a runaway testbench there is a "fountain" which generates many, many transactions. The testbench may be running properly, but there are an (unnecessarily) large number of transactions being allocated. This is a particularly hard bug to find, since things are actually working fine. One symptom might be that memory usage is high, or that the system "seems slow", but the problem is that it is hard to know when this is happening.

With the stats instrumentation these fountains can be quickly identified, either by file and line number, by sequence instance, by sequence\_item type or by sequence type. A quick glance at the report below shows that the xyz\_sequence is quite active, as is the xyz\_item.

```
# Stats: Counted by file line
# Stats:
                          1 : ../abc_pkg/abc_seq_lib.svh:58
# Stats:
                          48 : ../abc pkg/abc seq lib.svh:79
                          2 : ../xyz_pkg/xyz_seq_lib.svh:56
# Stats:
# Stats:
                          97 : ../xyz_pkg/xyz_seq_lib.svh:74
# Stats: Counted by seq_full_name
# Stats:
                         49 : uvm_test_top.env.agentl.sequencer.seql
# Stats:
                          50 : uvm test top.env.agent2.sequencer.seq2
                         49 : uvm test top.env.agent3.sequencer.seq3
# Stats:
# Stats: Counted by seq_item_type_name
                         48 : abc_item
1 : abc_reset_item
# Stats:
# Stats:
# Stats:
                         97 : xyz_item
# Stats:
                          2 : xyz reset item
# Stats: Counted by seq_type_name
                          49 : abc_even_sequence
# Stats:
                          99 : xyz_sequence
# Stats:
```

At the end of simulation, the report has changed:

```
# Stats: Counted by file line
# Stats:
                           2 : ../abc pkg/abc seq lib.svh:141
# Stats:
                           2 : ../abc_pkg/abc_seq_lib.svh:58
# Stats:
                        1998 : ../abc_pkg/abc_seq_lib.svh:79
                          4 : ../xyz pkg/xyz seq lib.svh:56
# Stats:
                       3996 : ../xyz_pkg/xyz_seq_lib.svh:74
# Stats:
# Stats: Counted by seq_full_name
# Stats:
                          2 : uvm test top.env.agent1.sequencer.seq
                        2000 : uvm_test_top.env.agent1.sequencer.seq1
# Stats:
                        2000 : uvm_test_top.env.agent2.sequencer.seq2 2000 : uvm_test_top.env.agent3.sequencer.seq3
# Stats:
# Stats:
# Stats: Counted by seq_item_type_name
                        2000 : abc_item
# Stats:
# Stats:
                          2 : abc_reset_item
# Stats:
                        3996 : xyz item
                         4 : xyz_reset_item
# Stats:
# Stats: Counted by seq_type_name
# Stats:
                          2 : abc dump
                        2000 : abc_even_sequence
# Stats:
# Stats:
                        4000 : xyz sequence
```

We can see that 'seq1', 'seq2' and 'seq3' have each created 2000 objects. That seems correct for the testbench plan. The source code for the sequence which starts these sequence\_items is below. The normal calls to create(), start\_item() and finish item() have been replaced with calls to the macros.

```
// item = abc_item::type_id::create($sformatf("item%0d", transaction_count++));
`S_CREATE_OBJECT(item, abc_item, $sformatf("item%0d", transaction_count++))
// start_item(item);
`S_START_ITEM(item)
// Randomize ...
// finish_item(item);
`S_FINISH_ITEM(item)
```

The three macros, `S\_CREATE\_OBJECT(), `S\_START\_ITEM() and `S\_FINISH\_ITEM() are replacements for the original calls to create(), start\_item() and finish\_item(). The `S\_CREATE\_OBJECT() macro calls the create() routine and then registers the new object in the analysis database.

```
`define S_CREATE_OBJECT(lhs, type_t, typename) \
  lhs = type_t::type_id::create(typename); \
  stats pkg::created object(`__FILE__, `__LINE__, typename, lhs, this);
```

The `S\_START\_ITEM() and `S\_FINISH\_ITEM() macro calls implement the same start\_item() and finish\_item() as the original, but with a before and after call to the analysis database.

```
`define S START ITEM(seq item)
 begin
 stats_pkg::follow_sequence_item(`__FILE__, `_
                                             __LINE
                                                       "start_item start", seq_item, this); \
 start_item(seq_item);
 stats pkg::follow sequence item(` FILE , `
                                              LINE , "start item done ", seq item, this); \
`define S FINISH ITEM(seq item)
 begin
                                                       "finish item start", seq_item, this); \
 stats_pkg::follow_sequence item(` FILE ,
                                               LINE
 finish_item(seq item);
 stats pkg::follow sequence item(` FILE , `
                                                       "finish_item done ", seq_item, this); \
                                               LINE
```

Using this family of three macros keeps track of each sequence\_item, from creation, to start, and to finish. A sequence of "interest" would be instrumented with the macros above replacing the normal create(), start\_item(), finish\_item(). Not every sequence needs to be instrumented – only the suspect ones.

#### V. WHAT'S THE LOAD AVERAGE?

Load average [3] is a concept familiar to UNIX users. It is the number of active processes running on the CPUs. It averages the CPU usage across time, and can give an indication not only how busy the machine is now, but how busy it has been in the past. The load average here is modeled after this UNIX load average.

A "load average" is useful in the UVM for limited resources like drivers. How many outstanding transactions are on the driver?

```
# loadav ------
# uvm_test_top.env.agent1: loadav [ 5.4 1.7 0.53]
# uvm_test_top.env.agent2: loadav [ 5 1.6 0.49]
# uvm test_top.env.agent3: loadav [ 5 1.6 0.49]
```

By examining the load average over time you can know if a driver gets more or less heavily loaded. Or if there is unusual loading – too many transactions coming into one driver, and not spread equally.

The load average calculation is done at equal intervals during simulation – like an interrupt timer. This timer can be adjusted as needed. Calculate the load every clock edge:

```
always begin
  repeat ( 1) @(posedge clk);
  stats_pkg::stats.calc_load(1);
end
```

The load average can be printed at any time, by calling the loadav() function, either from the simulation or a control script. For example the code below calls the load average every 100 clocks – like a heartbeat function.

```
always begin
  repeat (100) @(posedge clk);
  stats_pkg::stats.loadav();
end
```

## VI. WHAT SEQUENCES ARE USED?

Keeping track of which sequences are used can help figure out if sequences are being unnecessarily or incorrectly created. The UVM sequence creation and start procedure is quite slow – creating a sequence just to send one transaction for example is very expensive. In the code example a very few sequences are created which in turn create the thousands of sequence\_items.

```
# Sequence 4 : 'xyz_sequence' (last started at 0)
# Sequence 2 : 'abc_even_sequence' (last started at 0)
# Sequence 2 : 'abc_dump' (last started at 79790)
# Sequence 1 : 'b' (last started at 179810)
# Sequence 1 : 'a' (last started at 0)
```

In order to keep track of what sequence are used, change the 'sequence.start()' call to instead use a macro.

seq.start(sqr) changes to `S\_START\_SEQUENCE(seq, sqr)

#### For example:

```
`S_START_SEQUENCE (seq1, env.agent1.sequencer) // seq1.start(env.agent1.sequencer); S_START_SEQUENCE (seq2, env.agent2.sequencer) // seq2.start(env.agent2.sequencer); S_START_SEQUENCE (seq3, env.agent3.sequencer) // seq3.start(env.agent3.sequencer);
```

The macro implementation accesses the database before and after an embedded call to seq.start().

```
define S_START_SEQUENCE(seq, sqr)
  begin
  stats_pkg::follow_sequence(`__FILE__, `__LINE__, "Starting", seq, sqr); \
  seq.start(sqr);
  stats_pkg::follow_sequence(`__FILE__, `__LINE__, " Ending", seq, sqr); \
  end
```

This instrumentation enable the analysis database to keep track of the beginning and ending of all instrumented sequences.

#### VII. WHERE HAVE MY TRANSACTIONS BEEN?

The SystemVerilog UVM class based testbench creates objects and "sends" those objects to other parts of the testbench. For example, a sequence might create a sequence\_item (transaction) and send it to the driver. The driver will get the transaction and turn it into pin wiggles on the bus. A monitor might see the pin wiggles and turn them into a transaction. That monitored transaction might get sent out an analysis port to a waiting subscriber – maybe a scoreboard, checker or other analysis code. A large testbench can have many objects being created and those objects can go to many different places. It would be helpful to know where a transaction has been, where it came from and how long it stayed in any one place.

In the report below, the transaction has been tracked from construction at line 59 in abc\_seq\_lib.svh, to the driver lines 46 and 65, then on to the checker system.

In the report below, the transaction has been tracked from the construction at line 48 in the abc\_monitor.svh to the checker system and the coverage collector.

```
0: <t0> Construct= (abc_pkg/abc_monitor.svh:48)
@2660: <t0> (abc_pkg/abc_monitor.svh:60)
                                             [uvm_test_top.env.agent1.monitor]
@2660: <t0> (abc pkg/abc checkerboard.svh:24) [uvm test top.env.agent1.checkerboard0]
                                           [uvm_test_top.env.agent1.coverage]
@2660: <t0> (abc_pkg/abc_coverage.svh:67)
@2660: <t0> (abc pkg/abc coverage.svh:55)
                                              [uvm_test_top.env.agent1.coverage]
@2670: <t0> (abc pkg/abc checkerboard.svh:46) [uvm test top.env.agent1.checkerboard0]
@2671: <t0> (abc_pkg/abc_checkerboard.svh:24) [uvm_test_top.env.agent1.checkerboard1]
@2681: <t0> (abc pkg/abc checkerboard.svh:46)
                                              [uvm test top.env.agent1.checkerboard1]
@2686: <t0> (abc_pkg/abc_checkerboard.svh:24) [uvm_test_top.env.agent1.checkerboard2]
@2696: <t0> (abc_pkg/abc_checkerboard.svh:46) [uvm_test_top.env.agent1.checkerboard2]
@2706: <t0> (abc pkg/abc checkerboard.svh:24) [uvm test top.env.agent1.checkerboard3]
@2716: <t0> (abc_pkg/abc_checkerboard.svh:46) [uvm_test_top.env.agent1.checkerboard3]
```

The time, transaction name, file, line number and current scope are all tracked.

A cut-out of the sequence might get instrumented:

The macro interface for tracking transactions is quite simple. When a transaction is created (constructed), then the 'W\_NEW(t) is used. When a transaction appears at an "interesting" place, then 'W\_MARK(t) is used. To print the trail of places a transaction has "been", then use 'W\_PRINT(t). In the code snippet above, a transaction is created using the create() call. Then 'W\_NEW(item) is used to "register" the construction. Then the verification engineer has decided that instrumenting before the call to start\_item() and before the call to finish\_item() is a good idea. 'W\_MARK(item) is used at those locations. Finally, to signify that the transaction has "finished", 'W\_MARK(item) is used after finish item() returns.

Using `W\_NEW(t) and `W\_MARK(t) a testbench can be instrumented with a few easy text changed. The code that calls start\_item(), finish\_item() and create() will need to be updated with `W\_MARK() and `W\_NEW(). Following transactions is not limited to just these calls. Any place that a transaction is used can be followed. It is as simple as inserting a line `W\_MARK(t). This call will register 't' with the analysis database each time it executes.

#### VIII. WHERE HAVE MY TRANSACTIONS GONE? SPIKED DATA IS GOOD.

Knowing where transactions came from and where they went in the testbench is good, but it is also good to be able to follow them across RTL. For an automated system, some kind of id or tag is necessary that can connect the pin wiggle transactions to the class-based testbench transactions. Some protocols have such tags or ids. Others do not. A general solution to be able to follow cause and effect – and to make sure the data got to the right place is to use "spiked data". Spiked data is just data you can recognize. It is not randomly generated data, since you won't be able to look at it at the destination and know right away if it is correct.

Many testbenches are already written using data tagging or data spiking. The most common spiked data is the payload "DEADBEEF". It is easy to see in memory – you know right away that the data made it across the switching fabric. But you still don't know which transaction caused it – perhaps there are two writes in flight. Which one won? You can send "DEADBEE1" and "DEADBEE2". What about 4 writes? Each different situation requires different spiked data.

For an AXI-like protocol transferring beats, the data payload was created as byte, with each byte containing its own byte count number. Then the first 4 bytes were replaced with the ID of the master who sent the burst. Now when the payload arrives at the slave we know if any bytes got rearranged, and we know which master originated the data. A really simple solution to tracking data across a fabric or collection of switches.

What about other kinds of "well-known" words? Some of my favorite words using A, B, C, D, E, F, 0 and 1 are B00D1E, BA100, B00B00 and FA1AFE1.

#### IX. MISCELLANEOUS

There are many other parts of the testbench that you may want to instrument, either with verbose printing or with interfaces to analysis databases. These include:

- Debugging your constraints. Instrument your calls to randomize(). Use post\_randomize() and pre\_randomize() to provide before and after snapshots.
- Debugging your covergroups. Instrument your calls to sample(). Create a sample() implementation that allows for covergroup debug as needed.
- Debugging your assertions. Instrument assertions. Simple print statements on pass and fail.

#### X. CONCLUSION

With a little bit of overhead an existing testbench can be instrumented with debug information that will create a new view of the underlying test infrastructure. The load average on an agent – how many transactions are outstanding – has been shown. The total number of sequences and sequence items has been demonstrated. A faster `uvm\_info has been demonstrated along with spiked data. But the most useful tool will be the transaction trail that the whence database produces. A lost or wayward transaction can be tracked down quickly.

The solution presented is a small amount of SystemVerilog code with a few simple access routines spanning 5 files and 350 lines of code.

#### XI. REFERENCES

- $[1] \quad System Verilog\ LRM,\ \underline{http://standards.ieee.org/getieee/1800/download/1800-2012.pdf}$
- [2] UVM 1.1d Reference implementation code, http://www.accellera.org/downloads/standards/uvm/uvm-1.1d.tar.gz
- [3] Load average <a href="http://en.wikipedia.org/wiki/Load\_%28computing%29">http://en.wikipedia.org/wiki/Load\_%28computing%29</a>

#### XII. APPENDIX – THE ALLOCATION DATABASE

```
`define S START SEQUENCE(seq, sqr)
  stats_pkg::follow_sequence(`__FILE__,
                                                    "Starting", seq, sqr); \
                                           LINE
  seq.start(sqr);
  stats pkg::follow sequence(` FILE , `
                                           LINE , "
                                                      Ending", seq, sqr); \
// Should be used from within a sequence as
`define S START ITEM(seq item)
 begin
                                                         "start_item start", seq_item, this); \
  stats_pkg::follow_sequence_item(`__FILE__,
                                                LINE
  start item (seq item);
  {\tt stats\_pkg::follow\_sequence\_item(`\_FILE\_, `\_LINE\_, "start\_item done ", seq item, this);} \  \  \, \\
`define S FINISH ITEM(seq item)
 begin
  stats pkg::follow sequence item(` FILE
                                                LINE
                                                         "finish item start", seq item, this); \
  finish item(seq item);
  stats_pkg::follow_sequence_item(`_FILE__, `_LINE__, "finish_item done ", seq_item, this); \
  end
// Used for Sequence Items, from within a Sequence.
define S CREATE OBJECT(lhs, type t, typename)
 lhs = type t::type id::create(typename); \
  stats_pkg::created_object(`__FILE__, `__LINE__, typename, lhs, this);
                       XIII.
                               APPENDIX - THE COUNTED OBJECT DATABASE
typedef int count keyed[string];
count keyed count keyed thing[string] = '{default: '{default:0}};
function void count keyed thing print();
  count_keyed c;
  foreach (count keyed thing[name]) begin
    $display("STATS: Counted by %s", name);
    c = count keyed thing[name];
    foreach (c[thing])
      $display("STATS:
                                    %5d : %s", c[thing], thing);
  end
endfunction
function void created object (string filename, int linenumber,
      string typename,
      uvm_sequence_item seq_item,
      uvm sequence base seq);
  string key;
  key = $sformatf("%s:%0d", filename, linenumber);
  count keyed thing["file line"][key] += 1;
  key = $sformatf("%s", seq.get_full_name());
  count_keyed_thing["seq_full_name"][key] += 1;
  key = $sformatf("%s", seq.get_type_name());
  count_keyed_thing["seq_type_name"][key] += 1;
 key = $sformatf("%s", seq_item.get_type_name());
count_keyed_thing["seq_item_type_name"][key] += 1;
endfunction
                   XIV.
                           APPENDIX - THE SEQUENCE TYPES RUNNING DATABASE
class counted items;
 int count;
  string name;
 time t;
endclass
counted_items sequence_types_running_q[$];
```

counted items sequence types running[string];

### XV. APPENDIX – THE SEQUENCE ITEM OCCUPANCY DATABASE - LOADAV

For the sequence\_item occupancy, we have a "load average" class created and stored in an associative array indexed by the "resource" being occupied, in this case the 'agent name'.

```
class f loadav;
  real count = 5;
 real avenrun[3];
  int active jobs;
  function void start_job();
   active jobs++;
  endfunction
  function void end_job();
    if (active_jobs > 0) active_jobs--;
  endfunction
  function string loadav();
   return $sformatf("[%6.2g %6.2g %6.2g]", avenrun[0], avenrun[1], avenrun[2]);
  endfunction
  real exp[3] = '{ 0.92004, 0.98347, 0.99446 };
  real small number = 0.01;
  function void calc_load(int ticks);
    count -= ticks;
    if (count < 0) begin
      count = 5;
      for (int i = 0; i < 3; i++) begin
       avenrun[i] = active_jobs*(1.0-exp[i]) + avenrun[i] * exp[i];
       if (avenrun[i] < small number) avenrun[i] = 0.0;</pre>
     // $display("STATS: @%Ot: calc load = %s", $time, loadav());
    end
  endfunction
endclass
class STATS;
                            // Resource: agent or driver.
  f loadav loads[string];
  function void end job(string name);
    if (!loads.exists(name)) loads[name] = new();
    loads[name].end job();
  endfunction
  function void start job(string name);
    if (!loads.exists(name)) loads[name] = new();
    loads[name].start_job();
  endfunction
  function void loadav();
    $display("STATS: loadav -----");
    foreach (loads[x])
      $display("STATS: %s: loadav %s", x, loads[x].loadav());
 endfunction
   function void calc load(int ticks);
     foreach (loads[x])
       loads[x].calc_load(ticks);
   endfunction
 endclass
 STATS stats = new();
```

#### XVI. APPENDIX – THE WHENCE DATABASE

```
`define GENERIC
`ifdef GENERIC
`define handle to string(c) $sformatf("0x%08x", c)
`define handle to string(c) $get id from handle(c)
`endif
`define
           W_NEW(class_handle) whence_pkg::whence_db::construct(
    `handle_to_string(class_handle),
                                    FILE , ` LINE , $sformatf("%m")
   class_handle.get_full_name(), `_
                                                                                             );
          W MARK(class handle) whence pkg::whence db::mark(
    `handle_\overline{\text{to}}_string(class_handle),
                                     FILE , ` LINE , $sformatf("%m"), this.get full name());
`define W DESTROY(class handle) whence pkg::whence db::destroy(
    `handle_to_string(class_handle),
                                     _FILE__, `__LINE__, $sformatf("%m")
                                                                                             ); \
    class handle = null;
`define W PRINT(class handle) whence pkg::whence db::print(
    `handle to string(class handle)
 typedef struct {
   string file;
   int line;
   string scope;
   string get full name;
   time t;
 } place;
 class whence;
   string name;
   place construct place;
   place destroy_place;
   place q[$];
   function void mark(string file, int line, string scope, string get full name);
     place p;
     p.file = file;
     p.line = line;
     p.scope = scope;
     p.get_full_name = get_full_name;
     p.t = $time;
     q.push_back(p);
   endfunction
   function void construct(string file, int line, string scope);
     construct place.file = file;
     construct_place.line = line;
     construct_place.scope = scope;
     construct place.t
                          = $time;
   endfunction -
   function void print();
   endfunction
 endclass
```

```
class whence db;
  static whence whence table[string];
  static function whence newget(string c);
    whence table[c] = new();
    return whence_table[c];
  endfunction
  static function whence get(string c);
   return whence table[c];
  endfunction
  static function void construct(string c,
      string class handle name, string file, int line, string scope);
    newget(c).construct(file, line, scope);
    w = get(c);
    w.name = class handle name;
  endfunction
  static function void destroy(string c, string file, int line, string scope);
    get(c).destroy(file, line, scope);
    get(c).q.delete();
    whence_table.delete(c);
  endfunction
  static function void mark(string c,
     string file, int line, string scope, string get full name);
    get(c).mark(file, line, scope, get_full_name);
  endfunction
  static function void print(string c);
   get(c).print();
  endfunction
  static function void print all();
    foreach (whence_table[s])
      print(s);
  endfunction
endclass
```

#### XVII. APPENDIX – SPIKED WORDS

#### deadbeef

ab aba abaca abba abbe abed abele able abled abode aboded accede acceded accolade ace aced ad add addable added addle addled ado adobe adobo affable al alba albedo ale alec alee alf alfa alfalfa all allele allocable aloe aloof baa baaed baba babble babbled babe babel baboo bad bade baffle baffled balada balboa bald baldfaced bale baled ball ballad ballade balled baloo baobab be bead beadle bed beddable bedded bee beef beefalo beefed befall befell befool bell belle belled bello blab blabbed blade bladed bleb bled bleed blob blobbed bloc blood blooded bo boa bob bobbed bobble bobbled bocce bode boded bola bold bolded boldface boldfaced bole boll bolo boo booboo boodle booed c ca cab cabal cabala caballed cabbala cabbed cable cabled cabob caboodle cacao cad cade caeca cafe calf call calla callable called ceca cede ceded celeb cell celled cello clad cladded clade cladode clef cloaca cloacae clod co coal coaled coalface cob cobb cobble cobbled coble coca coco cocoa cocobolo cod coda codded coddle coddled code codec coded coed coffee coffle col cola cold cold-blooded coldblooded coo cooed cool cooled da dab dabbed dabble dabbled dace dad dada dado daedal dal dale de dead deadfall deaf deal deb debacle decadal decade decaf decal decaled deco decodable decode decoded deed deface defaceable defaced del dele deled dell do doab doable dob doc doddle dodo doe doff doffed dolce dole doled doll dolled doo doodad doodle doodled ebb ebbed ecce eco eddo eel effable efface effaceable effaced el elf ell elodea fab fable fabled facade face faceable faced fad fade faded faff faffed falafel fall falloff fecal fed fee feeble feed feel fella fellable felled feoff feoffed flab flabella flea fled flee fleece fleeced floe flood floodable flooded foal foaled fobbed focal foe fold foldable folded food fool fooled la lab label labeled labella labelled lablab lac lace laced lad lob lobbed lobe lobed lobo local locale loco locoed lode loll lolled loo looed loofa oaf obo oboe od odd oddball ode of off offal offed offload offloaded old ole oleo olla

#### XVIII. SIMPLE SCRIPT TO GENERATE SINGLE-STEP TRACES

```
proc go { n } {
  for {set i 0} { $i < $n } { incr i } {
        step -current;
        set msg [vsim kernel tb 0]
        puts $msa
```

To generate a listing of single step locations (as discussed in the `uvm\_info section) using the script above, a simulator vendor must have:

- 1. A single step command that will step into the next statement and will stay in the same thread.
- 2. A way to print the current location (file, line number, thread/context)

To create the listing source the script. This creates a new command called 'go'. Type 'go 500' to single step 500 times. Examine the listing generated in the transcript.

Normal usage:

- Set a breakpoint at the place to begin tracing.
- Run until that breakpoint.
- go 500

This paper was originally presented at DVCon 2015, San Jose, CA.

# For the latest product information, call us or visit: www.mentor.com

©2018 Mentor Graphics Corporation, all rights reserved. This document contains information that is proprietary to Mentor Graphics Corporation and may be duplicated in whole or in part by the original recipient for internal business purposes only, provided that this entire notice appears in all copies. In accepting this document, the recipient agrees to make every reasonable effort to prevent unauthorized use of this information. All trademarks mentioned in this document are the trademarks of their respective owners.

**Corporate Headquarters Mentor Graphics Corporation** 8005 SW Boeckman Road Wilsonville, OR 97070-7777 Phone: 503.685.7000 Fax: 503.685.1204

Sales and Product Information Phone: 800 547 3000 sales\_info@mentor.com

Silicon Valley **Mentor Graphics Corporation** 46871 Bayside Parkway Fremont, CA 94538 USA Phone: 510.354.7400

Fax: 510.354.7467

**North American Support Center** Phone: 800.547.4303

Europe Mentor Graphics Deutschland GmbH Arnulfstrasse 201 80634 Munich Germany Phone: +49.89.57096.0

Fax: +49.89.57096.400

**Pacific Rim** Mentor Graphics (Taiwan) 11F, No. 120, Section 2, Gongdao 5th Road HsinChu City 300. Taiwan, ROC Phone: 886.3.513.1000 Fax: 886.3.573.4734

Japan Mentor Graphics Japan Co., Ltd. Gotenyama Trust Tower 7-35. Kita-Shinagawa 4-chome Shinagawa-Ku, Tokyo 140-0001

Japan Phone: +81.3.5488.3033 Fax: +81.3.5488.3004



MSB 04-18 TECH17280-w